# Assembly Language Lecture Series: CISC vs RISC

Sensei RL Uy, College of Computer Studies, De La Salle University, Manila, Philippines

# **Copyright Notice**

This lecture contains copyrighted materials and is use solely for instructional purposes only, and not for redistribution.

Do not edit, alter, transform, republish or distribute the contents without obtaining express written permission from the author.

## **Talking Points**

CISC **03** Characteristics of RISC

Characteristics of CISC **04** CISC vs RISC

#### CISC

#### **Complex Instruction Set Computing (CISC)**

 Minimize the number of instructions per program BUT sacrificing the number of cycles per instruction

- Has a lot of instructions. Some of the instructions are complex.
  - LOOP L1 is a complex instructions. It performs decrement, comparison and branch operations in one instruction.

- Supports many types of addressing modes
  - Register-register, register-memory, index, scaledindex byte addressing mode

- Allows register and memory operands at the same time
  - ADD [BETA], RAX instruction means fetch the data from memory location BETA; add the data to the internal register RAX and the result is stored back to memory location BETA

- Flag register use as condition code
  - Carry flag, zero flag, overflow flag and other condition code flags are stored in the flag register

## CISC: Example CISC Assembly Program

Increment the value of memory location ALPHA 5 times

```
MOV RCX, 0x00000000000000005
L1:INC byte [ALPHA]
LOOP L1
```

- Small and simplified set of instruction set architecture (ISA)
  - Less common instructions implemented as solutions

#### **Example:**

- CISC: MOV RAX, 0x0000000000000004
- RISC: ADDI x5, x0, 0x00000004

#### Load-store architecture

 Operands that are in the memory must be loaded first in the registers before any arithmetic and logic execution could proceed and the result is stored back to the memory

#### Example:

```
• CISC: ADD [BETA], RAX
```

• RISC: LA x7, BETA ; x7 points to BETA (equivalent to LEA x7, [BETA])

LW x18, (x7) ; load data to x18 (equivalent to mov x18, [x7])

ADD x20, x18, x19 ; assume x19 is the "rax"

SW x20, (x7) ; store result back to x20 (equivalent to mov x20, [x7])

- Has more registers than CISC
  - RISC-V, a RISC-based architecture, has 32
     (programmer usable) integer registers
  - x86-64, a CISC-based architecture, has 15
     (programmer usable) integer registers

- Each RISC instruction is encoded with fixed number of bits
  - o Each RISC-V instruction is **32-bit** (4 bytes) in size

- Each RISC instruction executes in equal and few clock cycles
  - Each RISC-V instruction executes in 5 clock cycles

#### RISC vs CISC

# Complex Instruction Set Computing (CISC)

 Minimize the number of instructions per program
 BUT sacrificing the number of cycles per instruction

# Reduced Instruction Set Computing (RISC)

- Reduce number of cycles
   per instruction BUT increase
   number of instructions per
   program
- Uses pipelining

## RISC: Example RISC Assembly Program

#### Increment the value of memory location ALPHA 5 times

```
LA x5, ALPHA

LW x11, (x5)

ADDI x10, x0, 0x00000005

L1: ADDI x11, x11, 0x00000001

ADDI x10, x10, 0xFFFFFFF

BNEZ x10, L1

SW x11, (x5)

; x5 points to ALPHA
; x5 points to ALPHA
; load data to x11
; increment data
; decrement counter
; while x10 !=0
; store result to memory
```

7 instructions vs 3 instructions for x86-64 (CISC) assembly